Source-Changes-HG archive
[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index][Old Index]
[src/netbsd-9]: src/sys/dev/mii Regen for ticket #372
details: https://anonhg.NetBSD.org/src/rev/51451a47b392
branches: netbsd-9
changeset: 462715:51451a47b392
user: martin <martin%NetBSD.org@localhost>
date: Wed Oct 23 19:46:53 2019 +0000
description:
Regen for ticket #372
diffstat:
sys/dev/mii/miidevs.h | 50 +++++++++++++++++++++++++--------------------
sys/dev/mii/miidevs_data.h | 23 +++++++++++---------
2 files changed, 41 insertions(+), 32 deletions(-)
diffs (144 lines):
diff -r 2e1c2445d44c -r 51451a47b392 sys/dev/mii/miidevs.h
--- a/sys/dev/mii/miidevs.h Wed Oct 23 19:45:56 2019 +0000
+++ b/sys/dev/mii/miidevs.h Wed Oct 23 19:46:53 2019 +0000
@@ -1,10 +1,10 @@
-/* $NetBSD: miidevs.h,v 1.151.2.1 2019/09/02 07:06:11 martin Exp $ */
+/* $NetBSD: miidevs.h,v 1.151.2.2 2019/10/23 19:46:53 martin Exp $ */
/*
* THIS FILE AUTOMATICALLY GENERATED. DO NOT EDIT.
*
* generated from:
- * NetBSD: miidevs,v 1.153.2.1 2019/09/01 13:56:01 martin Exp
+ * NetBSD: miidevs,v 1.153.2.2 2019/10/23 19:45:56 martin Exp
*/
/*-
@@ -57,10 +57,8 @@
*/
#define MII_OUI_AMD 0x00001a /* Advanced Micro Devices */
-#define MII_OUI_VITESSE 0x0001c1 /* Vitesse */
#define MII_OUI_TRIDIUM 0x0001f0 /* Tridium */
#define MII_OUI_DATATRACK 0x0002c6 /* Data Track Technology */
-#define MII_OUI_CICADA 0x0003f1 /* Cicada Semiconductor */
#define MII_OUI_AGERE 0x00053d /* Agere */
#define MII_OUI_BANKSPEED 0x0006b8 /* Bankspeed Pty */
#define MII_OUI_NETEXCELL 0x0008bb /* NetExcell */
@@ -118,6 +116,7 @@
#define MII_OUI_xxBROADCOM_ALT1 0x0050ef /* Broadcom Corporation */
#define MII_OUI_yyINTEL 0x005500 /* Intel */
#define MII_OUI_yyASIX 0x007063 /* Asix Semiconductor */
+#define MII_OUI_xxVITESSE 0x008083 /* Vitesse Semiconductor */
#define MII_OUI_xxPMCSIERRA2 0x009057 /* PMC-Sierra */
#define MII_OUI_xxCICADA 0x00c08f /* Cicada Semiconductor */
#define MII_OUI_xxNATSEMI 0x1000e8 /* National Semiconductor */
@@ -305,23 +304,26 @@
#define MII_MODEL_xxBROADCOM_ALT1_BCM5906 0x0004
#define MII_STR_xxBROADCOM_ALT1_BCM5906 "BCM5906 10/100baseTX media interface"
-/* Cicada Semiconductor PHYs (now owned by Vitesse?) */
-#define MII_MODEL_CICADA_CS8201 0x0001
-#define MII_STR_CICADA_CS8201 "Cicada CS8201 10/100/1000TX PHY"
-#define MII_MODEL_CICADA_CS8204 0x0004
-#define MII_STR_CICADA_CS8204 "Cicada CS8204 10/100/1000TX PHY"
-#define MII_MODEL_CICADA_VSC8211 0x000b
-#define MII_STR_CICADA_VSC8211 "Cicada VSC8211 10/100/1000TX PHY"
-#define MII_MODEL_CICADA_CS8201A 0x0020
-#define MII_STR_CICADA_CS8201A "Cicada CS8201 10/100/1000TX PHY"
-#define MII_MODEL_CICADA_CS8201B 0x0021
-#define MII_STR_CICADA_CS8201B "Cicada CS8201 10/100/1000TX PHY"
-#define MII_MODEL_CICADA_CS8244 0x002c
-#define MII_STR_CICADA_CS8244 "Vitesse VSC8244 Quad 10/100/1000BASE-T PHY"
+/* Cicada Semiconductor PHYs (-> Vitesse -> Microsemi) */
+
+#define MII_MODEL_xxCICADA_CIS8201 0x0001
+#define MII_STR_xxCICADA_CIS8201 "Cicada CIS8201 10/100/1000TX PHY"
+#define MII_MODEL_xxCICADA_CIS8204 0x0004
+#define MII_STR_xxCICADA_CIS8204 "Cicada CIS8204 10/100/1000TX PHY"
+#define MII_MODEL_xxCICADA_VSC8211 0x000b
+#define MII_STR_xxCICADA_VSC8211 "Cicada VSC8211 10/100/1000TX PHY"
#define MII_MODEL_xxCICADA_VSC8221 0x0015
#define MII_STR_xxCICADA_VSC8221 "Vitesse VSC8221 10/100/1000BASE-T PHY"
-#define MII_MODEL_xxCICADA_CS8201B 0x0021
-#define MII_STR_xxCICADA_CS8201B "Cicada CS8201 10/100/1000TX PHY"
+#define MII_MODEL_xxCICADA_VSC8224 0x0018
+#define MII_STR_xxCICADA_VSC8224 "Vitesse VSC8224 10/100/1000BASE-T PHY"
+#define MII_MODEL_xxCICADA_CIS8201A 0x0020
+#define MII_STR_xxCICADA_CIS8201A "Cicada CIS8201 10/100/1000TX PHY"
+#define MII_MODEL_xxCICADA_CIS8201B 0x0021
+#define MII_STR_xxCICADA_CIS8201B "Cicada CIS8201 10/100/1000TX PHY"
+#define MII_MODEL_xxCICADA_VSC8234 0x0022
+#define MII_STR_xxCICADA_VSC8234 "Vitesse VSC8234 10/100/1000TX PHY"
+#define MII_MODEL_xxCICADA_VSC8244 0x002c
+#define MII_STR_xxCICADA_VSC8244 "Vitesse VSC8244 Quad 10/100/1000BASE-T PHY"
/* Davicom Semiconductor PHYs */
/* AMD Am79C873 seems to be a relabeled DM9101 */
@@ -601,9 +603,13 @@
#define MII_MODEL_VIA_VT6103_2 0x0034
#define MII_STR_VIA_VT6103_2 "VT6103 10/100 PHY"
-/* Vitesse PHYs */
-#define MII_MODEL_VITESSE_VSC8601 0x0002
-#define MII_STR_VITESSE_VSC8601 "VSC8601 10/100/1000 PHY"
+/* Vitesse PHYs (Now Microsemi) */
+#define MII_MODEL_xxVITESSE_VSC8601 0x0002
+#define MII_STR_xxVITESSE_VSC8601 "VSC8601 10/100/1000 PHY"
+#define MII_MODEL_xxVITESSE_VSC8641 0x0003
+#define MII_STR_xxVITESSE_VSC8641 "Vitesse VSC8641 10/100/1000TX PHY"
+#define MII_MODEL_xxVITESSE_VSC8501 0x0013
+#define MII_STR_xxVITESSE_VSC8501 "Vitesse VSC8501 10/100/1000TX PHY"
/* XaQti Corp. PHYs */
#define MII_MODEL_xxXAQTI_XMACII 0x0000
diff -r 2e1c2445d44c -r 51451a47b392 sys/dev/mii/miidevs_data.h
--- a/sys/dev/mii/miidevs_data.h Wed Oct 23 19:45:56 2019 +0000
+++ b/sys/dev/mii/miidevs_data.h Wed Oct 23 19:46:53 2019 +0000
@@ -1,10 +1,10 @@
-/* $NetBSD: miidevs_data.h,v 1.139.2.1 2019/09/02 07:06:11 martin Exp $ */
+/* $NetBSD: miidevs_data.h,v 1.139.2.2 2019/10/23 19:46:53 martin Exp $ */
/*
* THIS FILE AUTOMATICALLY GENERATED. DO NOT EDIT.
*
* generated from:
- * NetBSD: miidevs,v 1.153.2.1 2019/09/01 13:56:01 martin Exp
+ * NetBSD: miidevs,v 1.153.2.2 2019/10/23 19:45:56 martin Exp
*/
/*-
@@ -120,14 +120,15 @@
{ MII_OUI_BROADCOM3, MII_MODEL_BROADCOM3_BCM5720C, MII_STR_BROADCOM3_BCM5720C },
{ MII_OUI_BROADCOM4, MII_MODEL_BROADCOM4_BCM5725C, MII_STR_BROADCOM4_BCM5725C },
{ MII_OUI_xxBROADCOM_ALT1, MII_MODEL_xxBROADCOM_ALT1_BCM5906, MII_STR_xxBROADCOM_ALT1_BCM5906 },
- { MII_OUI_CICADA, MII_MODEL_CICADA_CS8201, MII_STR_CICADA_CS8201 },
- { MII_OUI_CICADA, MII_MODEL_CICADA_CS8204, MII_STR_CICADA_CS8204 },
- { MII_OUI_CICADA, MII_MODEL_CICADA_VSC8211, MII_STR_CICADA_VSC8211 },
- { MII_OUI_CICADA, MII_MODEL_CICADA_CS8201A, MII_STR_CICADA_CS8201A },
- { MII_OUI_CICADA, MII_MODEL_CICADA_CS8201B, MII_STR_CICADA_CS8201B },
- { MII_OUI_CICADA, MII_MODEL_CICADA_CS8244, MII_STR_CICADA_CS8244 },
+ { MII_OUI_xxCICADA, MII_MODEL_xxCICADA_CIS8201, MII_STR_xxCICADA_CIS8201 },
+ { MII_OUI_xxCICADA, MII_MODEL_xxCICADA_CIS8204, MII_STR_xxCICADA_CIS8204 },
+ { MII_OUI_xxCICADA, MII_MODEL_xxCICADA_VSC8211, MII_STR_xxCICADA_VSC8211 },
{ MII_OUI_xxCICADA, MII_MODEL_xxCICADA_VSC8221, MII_STR_xxCICADA_VSC8221 },
- { MII_OUI_xxCICADA, MII_MODEL_xxCICADA_CS8201B, MII_STR_xxCICADA_CS8201B },
+ { MII_OUI_xxCICADA, MII_MODEL_xxCICADA_VSC8224, MII_STR_xxCICADA_VSC8224 },
+ { MII_OUI_xxCICADA, MII_MODEL_xxCICADA_CIS8201A, MII_STR_xxCICADA_CIS8201A },
+ { MII_OUI_xxCICADA, MII_MODEL_xxCICADA_CIS8201B, MII_STR_xxCICADA_CIS8201B },
+ { MII_OUI_xxCICADA, MII_MODEL_xxCICADA_VSC8234, MII_STR_xxCICADA_VSC8234 },
+ { MII_OUI_xxCICADA, MII_MODEL_xxCICADA_VSC8244, MII_STR_xxCICADA_VSC8244 },
{ MII_OUI_DAVICOM, MII_MODEL_DAVICOM_DM9101, MII_STR_DAVICOM_DM9101 },
{ MII_OUI_xxDAVICOM, MII_MODEL_xxDAVICOM_DM9101, MII_STR_xxDAVICOM_DM9101 },
{ MII_OUI_xxDAVICOM, MII_MODEL_xxDAVICOM_DM9102, MII_STR_xxDAVICOM_DM9102 },
@@ -246,7 +247,9 @@
{ MII_OUI_xxTSC, MII_MODEL_xxTSC_78Q2121, MII_STR_xxTSC_78Q2121 },
{ MII_OUI_VIA, MII_MODEL_VIA_VT6103, MII_STR_VIA_VT6103 },
{ MII_OUI_VIA, MII_MODEL_VIA_VT6103_2, MII_STR_VIA_VT6103_2 },
- { MII_OUI_VITESSE, MII_MODEL_VITESSE_VSC8601, MII_STR_VITESSE_VSC8601 },
+ { MII_OUI_xxVITESSE, MII_MODEL_xxVITESSE_VSC8601, MII_STR_xxVITESSE_VSC8601 },
+ { MII_OUI_xxVITESSE, MII_MODEL_xxVITESSE_VSC8641, MII_STR_xxVITESSE_VSC8641 },
+ { MII_OUI_xxVITESSE, MII_MODEL_xxVITESSE_VSC8501, MII_STR_xxVITESSE_VSC8501 },
{ MII_OUI_xxXAQTI, MII_MODEL_xxXAQTI_XMACII, MII_STR_xxXAQTI_XMACII },
{ 0, 0, NULL }
};
Home |
Main Index |
Thread Index |
Old Index