Source-Changes-HG archive

[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index][Old Index]

[src/trunk]: src/sys/arch/arm Add some generic bus_space ops, which are pulle...



details:   https://anonhg.NetBSD.org/src/rev/7a57c2f54afc
branches:  trunk
changeset: 525534:7a57c2f54afc
user:      thorpej <thorpej%NetBSD.org@localhost>
date:      Fri Apr 12 18:56:57 2002 +0000

description:
Add some generic bus_space ops, which are pulled in by the
"bus_space_generic" configuration attribute.

diffstat:

 sys/arch/arm/arm/bus_space_asm_generic.S |  311 +++++++++++++++++++++++++++++++
 sys/arch/arm/conf/files.arm              |    8 +-
 2 files changed, 317 insertions(+), 2 deletions(-)

diffs (truncated from 341 to 300 lines):

diff -r 4cc1ba714d58 -r 7a57c2f54afc sys/arch/arm/arm/bus_space_asm_generic.S
--- /dev/null   Thu Jan 01 00:00:00 1970 +0000
+++ b/sys/arch/arm/arm/bus_space_asm_generic.S  Fri Apr 12 18:56:57 2002 +0000
@@ -0,0 +1,311 @@
+/*     $NetBSD: bus_space_asm_generic.S,v 1.1 2002/04/12 18:56:57 thorpej Exp $        */
+
+/*
+ * Copyright (c) 1997 Causality Limited.
+ * Copyright (c) 1997 Mark Brinicombe.
+ * All rights reserved.
+ *
+ * Redistribution and use in source and binary forms, with or without
+ * modification, are permitted provided that the following conditions
+ * are met:
+ * 1. Redistributions of source code must retain the above copyright
+ *    notice, this list of conditions and the following disclaimer.
+ * 2. Redistributions in binary form must reproduce the above copyright
+ *    notice, this list of conditions and the following disclaimer in the
+ *    documentation and/or other materials provided with the distribution.
+ * 3. All advertising materials mentioning features or use of this software
+ *    must display the following acknowledgement:
+ *     This product includes software developed by Mark Brinicombe
+ *     for the NetBSD Project.
+ * 4. The name of the company nor the name of the author may be used to
+ *    endorse or promote products derived from this software without specific
+ *    prior written permission.
+ *
+ * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
+ * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
+ * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
+ * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
+ * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
+ * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
+ * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
+ * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
+ * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
+ * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
+ * SUCH DAMAGE.
+ */
+
+#include <arm/asm.h>
+#include <arm/cpuconf.h>
+
+/*
+ * Generic bus_space functions.
+ */
+
+/*
+ * read single
+ */
+
+ENTRY(generic_bs_r_1)
+       ldrb    r0, [r1, r2]
+       mov     pc, lr
+
+#if (ARM_ARCH_4 + ARM_ARCH_5) > 0
+ENTRY(generic_armv4_bs_r_2)
+       ldrh    r0, [r1, r2]
+       mov     pc, lr
+#endif
+
+ENTRY(generic_bs_r_4)
+       ldr     r0, [r1, r2]
+       mov     pc, lr
+
+/*
+ * write single
+ */
+
+ENTRY(generic_bs_w_1)
+       strb    r3, [r1, r2]
+       mov     pc, lr
+
+#if (ARM_ARCH_4 + ARM_ARCH_5) > 0
+ENTRY(generic_armv4_bs_w_2)
+       strh    r3, [r1, r2]
+       mov     pc, lr
+#endif
+
+ENTRY(generic_bs_w_4)
+       str     r3, [r1, r2]
+       mov     pc, lr
+
+/*
+ * read multiple
+ */
+
+ENTRY(generic_bs_rm_1)
+       add     r0, r1, r2
+       mov     r1, r3
+       ldr     r2, [sp, #0]
+       teq     r2, #0
+       moveq   pc, lr
+
+1:     ldrb    r3, [r0]
+       strb    r3, [r1], #1
+       subs    r2, r2, #1
+       bne     1b
+
+       mov     pc, lr
+
+#if (ARM_ARCH_4 + ARM_ARCH_5) > 0
+ENTRY(generic_armv4_bs_rm_2)
+       add     r0, r1, r2
+       mov     r1, r3
+       ldr     r2, [sp, #0]
+       teq     r2, #0
+       moveq   pc, lr
+
+1:     ldrh    r3, [r0]
+       strh    r3, [r1], #2
+       subs    r2, r2, #1
+       bne     1b
+
+       mov     pc, lr
+#endif
+
+ENTRY(generic_bs_rm_4)
+       add     r0, r1, r2
+       mov     r1, r3
+       ldr     r2, [sp, #0]
+       teq     r2, #0
+       moveq   pc, lr
+
+1:     ldr     r3, [r0]
+       str     r3, [r1], #4
+       subs    r2, r2, #1
+       bne     1b
+
+       mov     pc, lr
+
+/*
+ * write multiple
+ */
+
+ENTRY(generic_bs_wm_1)
+       add     r0, r1, r2
+       mov     r1, r3
+       ldr     r2, [sp, #0]
+       teq     r2, #0
+       moveq   pc, lr
+
+1:     ldrb    r3, [r1], #1
+       strb    r3, [r0]
+       subs    r2, r2, #1
+       bne     1b
+
+       mov     pc, lr
+
+#if (ARM_ARCH_4 + ARM_ARCH_5) > 0
+ENTRY(generic_armv4_bs_wm_2)
+       add     r0, r1, r2
+       mov     r1, r3
+       ldr     r2, [sp, #0]
+       teq     r2, #0
+       moveq   pc, lr
+
+1:     ldrh    r3, [r1], #2
+       strh    r3, [r0]
+       subs    r2, r2, #1
+       bne     1b
+
+       mov     pc, lr
+#endif
+
+ENTRY(generic_bs_wm_4)
+       add     r0, r1, r2
+       mov     r1, r3
+       ldr     r2, [sp, #0]
+       teq     r2, #0
+       moveq   pc, lr
+
+1:     ldr     r3, [r1], #4
+       str     r3, [r0]
+       subs    r2, r2, #1
+       bne     1b
+
+       mov     pc, lr
+
+/*
+ * read region
+ */
+
+ENTRY(generic_bs_rr_1)
+       add     r0, r1, r2
+       mov     r1, r3
+       ldr     r2, [sp, #0]
+       teq     r2, #0
+       moveq   pc, lr
+
+1:     ldrb    r3, [r0], #1
+       strb    r3, [r1], #1
+       subs    r2, r2, #1
+       bne     1b
+
+       mov     pc, lr
+
+#if (ARM_ARCH_4 + ARM_ARCH_5) > 0
+ENTRY(generic_armv4_bs_rr_2)
+       add     r0, r1, r2
+       mov     r1, r3
+       ldr     r2, [sp, #0]
+       teq     r2, #0
+       moveq   pc, lr
+
+1:     ldrh    r3, [r0], #2
+       strh    r3, [r1], #2
+       subs    r2, r2, #1
+       bne     1b
+
+       mov     pc, lr
+#endif
+
+ENTRY(generic_bs_rr_4)
+       add     r0, r1, r2
+       mov     r1, r3
+       ldr     r2, [sp, #0]
+       teq     r2, #0
+       moveq   pc, lr
+
+1:     ldr     r3, [r0], #4
+       str     r3, [r1], #4
+       subs    r2, r2, #1
+       bne     1b
+
+       mov     pc, lr
+
+/*
+ * write region.
+ */
+
+#if (ARM_ARCH_4 + ARM_ARCH_5) > 0
+ENTRY(generic_armv4_bs_wr_2)
+       add     r0, r1, r2
+       mov     r1, r3
+       ldr     r2, [sp, #0]
+       teq     r2, #0
+       moveq   pc, lr
+
+1:     ldrh    r3, [r1], #2
+       strh    r3, [r0], #2
+       subs    r2, r2, #1
+       bne     1b
+
+       mov     pc, lr
+#endif
+
+ENTRY(generic_bs_wr_4)
+       add     r0, r1, r2
+       mov     r1, r3
+       ldr     r2, [sp, #0]
+       teq     r2, #0
+       moveq   pc, lr
+
+1:     ldr     r3, [r1], #4
+       str     r3, [r0], #4
+       subs    r2, r2, #1
+       bne     1b
+
+       mov     pc, lr
+
+/*
+ * set region
+ */
+
+#if (ARM_ARCH_4 + ARM_ARCH_5) > 0
+ENTRY(generic_armv4_bs_sr_2)
+       add     r0, r1, r2
+       mov     r1, r3
+       ldr     r2, [sp, #0]
+       teq     r2, #0
+       moveq   pc, lr
+
+1:     strh    r1, [r0], #2
+       subs    r2, r2, #1
+       bne     1b
+
+       mov     pc, lr
+#endif
+
+/*
+ * copy region
+ */
+
+#if (ARM_ARCH_4 + ARM_ARCH_5) > 0
+ENTRY(generic_armv4_bs_c_2)
+       add     r0, r1, r2
+       ldr     r2, [sp, #0]
+       add     r1, r2, r3
+       ldr     r2, [sp, #4]
+       teq     r2, #0
+       moveq   pc, lr
+
+       cmp     r0, r1
+       blt     2f
+
+1:     ldrh    r3, [r0], #2
+       strh    r3, [r1], #2
+       subs    r2, r2, #1
+       bne     1b



Home | Main Index | Thread Index | Old Index