Source-Changes-HG archive
[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index][Old Index]
[src/trunk]: src/sys/dev/sdmmc Add SDHC_FLAG_SINGLE_POWER_WRITE flag, that te...
details: https://anonhg.NetBSD.org/src/rev/974ac1eef8d3
branches: trunk
changeset: 808055:974ac1eef8d3
user: jmcneill <jmcneill%NetBSD.org@localhost>
date: Sun May 03 11:46:25 2015 +0000
description:
Add SDHC_FLAG_SINGLE_POWER_WRITE flag, that tells the driver to update
the SDHC_POWER_CTL register with a single write rather than in multiple
steps. Required for Tegra K1 SDHC.
diffstat:
sys/dev/sdmmc/sdhc.c | 25 ++++++++++++++++---------
sys/dev/sdmmc/sdhcvar.h | 3 ++-
2 files changed, 18 insertions(+), 10 deletions(-)
diffs (63 lines):
diff -r be22e74512b5 -r 974ac1eef8d3 sys/dev/sdmmc/sdhc.c
--- a/sys/dev/sdmmc/sdhc.c Sun May 03 10:44:04 2015 +0000
+++ b/sys/dev/sdmmc/sdhc.c Sun May 03 11:46:25 2015 +0000
@@ -1,4 +1,4 @@
-/* $NetBSD: sdhc.c,v 1.56 2015/05/02 12:10:24 jmcneill Exp $ */
+/* $NetBSD: sdhc.c,v 1.57 2015/05/03 11:46:25 jmcneill Exp $ */
/* $OpenBSD: sdhc.c,v 1.25 2009/01/13 19:44:20 grange Exp $ */
/*
@@ -23,7 +23,7 @@
*/
#include <sys/cdefs.h>
-__KERNEL_RCSID(0, "$NetBSD: sdhc.c,v 1.56 2015/05/02 12:10:24 jmcneill Exp $");
+__KERNEL_RCSID(0, "$NetBSD: sdhc.c,v 1.57 2015/05/03 11:46:25 jmcneill Exp $");
#ifdef _KERNEL_OPT
#include "opt_sdmmc.h"
@@ -755,13 +755,20 @@
* Enable bus power. Wait at least 1 ms (or 74 clocks) plus
* voltage ramp until power rises.
*/
- HWRITE1(hp, SDHC_POWER_CTL,
- HREAD1(hp, SDHC_POWER_CTL) & pcmask);
- sdmmc_delay(1);
- HWRITE1(hp, SDHC_POWER_CTL, (vdd << SDHC_VOLTAGE_SHIFT));
- sdmmc_delay(1);
- HSET1(hp, SDHC_POWER_CTL, SDHC_BUS_POWER);
- sdmmc_delay(10000);
+
+ if (ISSET(hp->sc->sc_flags, SDHC_FLAG_SINGLE_POWER_WRITE)) {
+ HWRITE1(hp, SDHC_POWER_CTL,
+ (vdd << SDHC_VOLTAGE_SHIFT) | SDHC_BUS_POWER);
+ } else {
+ HWRITE1(hp, SDHC_POWER_CTL,
+ HREAD1(hp, SDHC_POWER_CTL) & pcmask);
+ sdmmc_delay(1);
+ HWRITE1(hp, SDHC_POWER_CTL,
+ (vdd << SDHC_VOLTAGE_SHIFT));
+ sdmmc_delay(1);
+ HSET1(hp, SDHC_POWER_CTL, SDHC_BUS_POWER);
+ sdmmc_delay(10000);
+ }
/*
* The host system may not power the bus due to battery low,
diff -r be22e74512b5 -r 974ac1eef8d3 sys/dev/sdmmc/sdhcvar.h
--- a/sys/dev/sdmmc/sdhcvar.h Sun May 03 10:44:04 2015 +0000
+++ b/sys/dev/sdmmc/sdhcvar.h Sun May 03 11:46:25 2015 +0000
@@ -1,4 +1,4 @@
-/* $NetBSD: sdhcvar.h,v 1.17 2015/05/02 12:10:24 jmcneill Exp $ */
+/* $NetBSD: sdhcvar.h,v 1.18 2015/05/03 11:46:25 jmcneill Exp $ */
/* $OpenBSD: sdhcvar.h,v 1.3 2007/09/06 08:01:01 jsg Exp $ */
/*
@@ -53,6 +53,7 @@
#define SDHC_FLAG_EXTERNAL_DMA 0x00004000
#define SDHC_FLAG_EXTDMA_DMAEN 0x00008000 /* ext. dma need SDHC_DMA_ENABLE */
#define SDHC_FLAG_NO_CLKBASE 0x00020000 /* ignore clkbase register */
+#define SDHC_FLAG_SINGLE_POWER_WRITE 0x00040000
uint32_t sc_clkbase;
int sc_clkmsk; /* Mask for SDCLK */
Home |
Main Index |
Thread Index |
Old Index