Source-Changes-HG archive
[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index][Old Index]
[src/netbsd-8]: src/sys/dev/pci Regen for #1119
details: https://anonhg.NetBSD.org/src/rev/4d36e01ffcf4
branches: netbsd-8
changeset: 852153:4d36e01ffcf4
user: martin <martin%NetBSD.org@localhost>
date: Tue Dec 04 11:43:54 2018 +0000
description:
Regen for #1119
diffstat:
sys/dev/pci/pcidevs.h | 317 +-
sys/dev/pci/pcidevs_data.h | 21167 +++++++++++++++++++++---------------------
2 files changed, 10927 insertions(+), 10557 deletions(-)
diffs (truncated from 27989 to 300 lines):
diff -r d8bb801f68be -r 4d36e01ffcf4 sys/dev/pci/pcidevs.h
--- a/sys/dev/pci/pcidevs.h Tue Dec 04 11:34:59 2018 +0000
+++ b/sys/dev/pci/pcidevs.h Tue Dec 04 11:43:54 2018 +0000
@@ -1,10 +1,10 @@
-/* $NetBSD: pcidevs.h,v 1.1281.2.10 2018/10/17 13:46:40 martin Exp $ */
+/* $NetBSD: pcidevs.h,v 1.1281.2.11 2018/12/04 11:43:54 martin Exp $ */
/*
* THIS FILE AUTOMATICALLY GENERATED. DO NOT EDIT.
*
* generated from:
- * NetBSD: pcidevs,v 1.1289.2.10 2018/10/17 13:45:31 martin Exp
+ * NetBSD: pcidevs,v 1.1289.2.11 2018/12/04 11:34:59 martin Exp
*/
/*
@@ -656,6 +656,8 @@
#define PCI_VENDOR_SYMPHONY2 0x1c1c /* Symphony Labs (2nd PCI Vendor ID) */
#define PCI_VENDOR_HGST 0x1c58 /* HGST, Inc. */
#define PCI_VENDOR_BEIJING_MEMBLAZE 0x1c5f /* Beijing Memblaze Technology Co. Ltd. */
+#define PCI_VENDOR_AMAZON 0x1d0f /* Amazon.com, Inc. */
+#define PCI_VENDOR_ROCKCHIP 0x1d87 /* Rockchip */
#define PCI_VENDOR_TEKRAM2 0x1de1 /* Tekram Technology (2nd PCI Vendor ID) */
#define PCI_VENDOR_SUNIX2 0x1fd4 /* SUNIX Co */
#define PCI_VENDOR_HINT 0x3388 /* HiNT */
@@ -960,6 +962,11 @@
#define PCI_PRODUCT_ALTIMA_AC9100 0x03ea /* AC9100 Gigabit Ethernet */
#define PCI_PRODUCT_ALTIMA_AC1003 0x03eb /* AC1003 Gigabit Ethernet */
+/* Amazon.com, Inc. products */
+#define PCI_PRODUCT_AMAZON_UART 0x8250 /* 16650-compatible UART */
+#define PCI_PRODUCT_AMAZON_NVME 0x8061 /* NVMe SSD */
+#define PCI_PRODUCT_AMAZON_ENA 0xec20 /* Elastic Network Adapter */
+
/* AMD products */
#define PCI_PRODUCT_AMD_AMD64_HT 0x1100 /* K8 AMD64 HyperTransport Configuration */
#define PCI_PRODUCT_AMD_AMD64_ADDR 0x1101 /* K8 AMD64 Address Map Configuration */
@@ -1049,6 +1056,9 @@
#define PCI_PRODUCT_AMD_F14_MISC 0x1716 /* Family12h/14h Misc. Configuration */
#define PCI_PRODUCT_AMD_F14_HB18 0x1718 /* Family12h/14h Host Bridge */
#define PCI_PRODUCT_AMD_F14_HB19 0x1719 /* Family12h/14h Host Bridge */
+#define PCI_PRODUCT_AMD_SEATTLE_PCHB_1 0x1a00 /* Seattle Host Bridge */
+#define PCI_PRODUCT_AMD_SEATTLE_PCHB_2 0x1a01 /* Seattle Host Bridge */
+#define PCI_PRODUCT_AMD_SEATTLE_PCIE 0x1a02 /* Seattle PCIE Root Port */
#define PCI_PRODUCT_AMD_PCNET_PCI 0x2000 /* PCnet-PCI Ethernet */
#define PCI_PRODUCT_AMD_PCNET_HOME 0x2001 /* PCnet-Home HomePNA Ethernet */
#define PCI_PRODUCT_AMD_AM_1771_MBW 0x2003 /* Alchemy AM 1771 MBW */
@@ -1940,6 +1950,57 @@
/* Cavium products */
#define PCI_PRODUCT_CAVIUM_NITROX 0x0001 /* Nitrox XL */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_MRML 0xa001 /* Master RML Bridge to RSL devices */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_PCIB 0xa002 /* PCI Bridge */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_RESET 0xa00e /* Reset Controller */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_RNG 0xa018 /* Random Number Generator */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_XHCI 0xa01b /* xHCI USB Controller */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_AHCI 0xa01c /* AHCI SATA Controller */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_RAID 0xa01d /* RAID Coprocessor */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_NIC 0xa01e /* Network Interface Controller */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_TNS 0xa01f /* Traffic Network Switch */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_LMC 0xa022 /* DRAM Controller */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_BGX 0xa026 /* Common Ethernet Interface */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_L2C_TAD 0xa02e /* Level 2 cache tag and data */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_L2C_CBC 0xa02f /* L2C-CBC */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_L2C_MCI 0xa030 /* L2C-MCI */
+
+#define PCI_PRODUCT_CAVIUM_THUNDERX_SMMU 0xa008 /* SMMU */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_GIC 0xa009 /* Generic Interrupt Controller */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_GPIO 0xa00a /* GPIO Controller */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_MPI_SPI 0xa00b /* MPI / SPI Controller */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_MIO_PTP 0xa00c /* MIO-PTP Controller */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_MIX 0xa00d /* MIX Network Controller */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_UART 0xa00f /* UART Controller */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_EMMC_SD 0xa010 /* eMMC/SD Controller */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_MIO_BOOT 0xa011 /* MIO-BOOT Controller */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_TWSI_I2C 0xa012 /* TWSI / I2C Controller */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_CCPI 0xa013 /* CCPI (Multi-node connect) */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_VRM 0xa014 /* Voltage Regulator Module */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_PSLI 0xa015 /* PCIe Switch Logic Interface */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_KM 0xa016 /* Key Memory */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_GST 0xa017 /* GTI (Global System Timers) */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_DFA 0xa019 /* DFA */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_ZIP 0xa01a /* Zip Coprocessor */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_PEM 0xa020 /* PEM (PCI Express Interface) */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_L2C 0xa021 /* L2C (Level-2 Cache Controller) */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_OCLA 0xa023 /* OCLA (On-Chip Logic Analyzer) */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_OSM 0xa024 /* OSM */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_GSER 0xa025 /* GSER (General Serializer/Deserializer) */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_IOBN 0xa027 /* IOBN */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_NCSCI 0xa029 /* NCSI (Network Controller Sideband Interface) */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_SGPIO 0xa02a /* SGPIO (Serial GPIO controller for SATA disk lights) */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_SMI_MDIO 0xa02b /* SMI / MDIO Controller */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_DAP 0xa02c /* DAP (Debug Access Port) */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_PCIERC 0xa02d /* PCIERC (PCIe Root Complex) */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_MIOS_FUS 0xa031 /* MIO-FUS (Fuse Access Controller) */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_FUSE 0xa032 /* FUSF (Fuse Controller) */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_RNGVF 0xa033 /* Random Number Generator virtual function */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_NICVF 0xa034 /* Network Interface Controller virtual function */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_PB 0xa035 /* Parallel Bus */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_RAIDVF 0xa036 /* RAD (RAID acceleration engine) virtual function */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_ZIPVF 0xa037 /* ZIP virtual function */
+#define PCI_PRODUCT_CAVIUM_THUNDERX_CA 0xa040 /* CPT Cryptographic Accelerator */
/* Chelsio products */
#define PCI_PRODUCT_CHELSIO_PE9000 0x0020 /* PE9000 10GbE */
@@ -3364,6 +3425,7 @@
#define PCI_PRODUCT_INTEL_CORE6G_H_HB_1 0x1900 /* Core 6G Host and DRAM (H, Dual Core) */
#define PCI_PRODUCT_INTEL_CORE6G_PCIE_X16 0x1901 /* Core 6G PCIe x16 */
#define PCI_PRODUCT_INTEL_CORE6G_PEN_GTX_1 0x1902 /* HD Graphics 510 */
+#define PCI_PRODUCT_INTEL_CORE6G_THERM 0x1903 /* Core 6G Thermal */
#define PCI_PRODUCT_INTEL_CORE6G_U_HB 0x1904 /* Core 6G Host and DRAM (U) */
#define PCI_PRODUCT_INTEL_CORE6G_PCIE_X8 0x1905 /* Core 6G PCIe x8 */
#define PCI_PRODUCT_INTEL_CORE6G_PEN_GTX_2 0x1906 /* HD Graphics 510 */
@@ -4333,14 +4395,14 @@
#define PCI_PRODUCT_INTEL_E7520_CFG 0x359b /* E7520 Extended Configuration */
#define PCI_PRODUCT_INTEL_X722_A0 0x374c /* X722 A0 10GbE */
#define PCI_PRODUCT_INTEL_X722_A0_VF 0x374d /* X722 A0 10GbE VF */
-#define PCI_PRODUCT_INTEL_C620_THERM_SENS 0x37b1 /* Thermal Sensor */
-#define PCI_PRODUCT_INTEL_C620_NPX16 0x37c0 /* PCIe x16 Uplink (NPX16) */
-#define PCI_PRODUCT_INTEL_C620_NPX8 0x37c1 /* PCIe x8 Uplink (NPX8) */
-#define PCI_PRODUCT_INTEL_C620_VSWP_0 0x37c2 /* Virtual Switch Port (for QAT 0) */
-#define PCI_PRODUCT_INTEL_C620_VSWP_1 0x37c3 /* Virtual Switch Port (for QAT 1) */
-#define PCI_PRODUCT_INTEL_C620_VSWP_2 0x37c4 /* Virtual Switch Port (for QAT 2) */
-#define PCI_PRODUCT_INTEL_C620_VSWP_3 0x37c5 /* Virtual Switch Port (for 10GbE LAN) */
-#define PCI_PRODUCT_INTEL_C620_VSWP_4 0x37c6 /* Virtual Switch Port (for Termal Sensor) */
+#define PCI_PRODUCT_INTEL_C620_THERM_SENS 0x37b1 /* C620 Thermal Sensor */
+#define PCI_PRODUCT_INTEL_C620_NPX16 0x37c0 /* C620 PCIe x16 Uplink (NPX16) */
+#define PCI_PRODUCT_INTEL_C620_NPX8 0x37c1 /* C620 PCIe x8 Uplink (NPX8) */
+#define PCI_PRODUCT_INTEL_C620_VSWP_0 0x37c2 /* C620 Virtual Switch Port (for QAT 0) */
+#define PCI_PRODUCT_INTEL_C620_VSWP_1 0x37c3 /* C620 Virtual Switch Port (for QAT 1) */
+#define PCI_PRODUCT_INTEL_C620_VSWP_2 0x37c4 /* C620 Virtual Switch Port (for QAT 2) */
+#define PCI_PRODUCT_INTEL_C620_VSWP_3 0x37c5 /* C620 Virtual Switch Port (for 10GbE LAN) */
+#define PCI_PRODUCT_INTEL_C620_VSWP_4 0x37c6 /* C620 Virtual Switch Port (for Termal Sensor) */
#define PCI_PRODUCT_INTEL_C620_QAT 0x37c8 /* C620 QAT */
#define PCI_PRODUCT_INTEL_C620_QAT_VF 0x37c9 /* C620 QAT Virtual Function */
#define PCI_PRODUCT_INTEL_X722 0x37cc /* X722 10GbE */
@@ -4609,7 +4671,9 @@
#define PCI_PRODUCT_INTEL_CORE7G_H_M_Q_HOST_DRAM 0x5910 /* Core 7G (H, Mobile, Quad) Host Bridge, DRAM */
#define PCI_PRODUCT_INTEL_CORE7G_GMM 0x5911 /* Core 7G Gaussian Mixture Model */
#define PCI_PRODUCT_INTEL_CORE7G_S_GT2 0x5912 /* HD Graphics 630 (GT1) */
+#define PCI_PRODUCT_INTEL_CORE8G_U_HB_DRAM 0x5914 /* Core 7G,8G Host Bridge, DRAM */
#define PCI_PRODUCT_INTEL_CORE7G_U_GT2 0x5916 /* HD Graphics 620 (GT2) */
+#define PCI_PRODUCT_INTEL_CORE8G_U_GT2 0x5917 /* UHD Graphics 620 (GT2) */
#define PCI_PRODUCT_INTEL_CORE7G_H_SW_HOST_DRAM 0x5918 /* Core 7G (H, Server or Workstation) Host Bridge, DRAM */
#define PCI_PRODUCT_INTEL_CORE7G_IU 0x5919 /* Core 7G Image Unit */
#define PCI_PRODUCT_INTEL_CORE7G_H_M_GT2 0x591b /* HD Graphics 630 (GT2, Mobile) */
@@ -5037,12 +5101,21 @@
#define PCI_PRODUCT_INTEL_100SERIES_LP_LPC_1 0x9d43 /* 100 Series (PCH-U) LPC */
#define PCI_PRODUCT_INTEL_100SERIES_LP_LPC_2 0x9d46 /* 100 Series (PCH-Y) LPC */
#define PCI_PRODUCT_INTEL_100SERIES_LP_LPC_3 0x9d48 /* 100 Series (PCH-U) LPC */
+#define PCI_PRODUCT_INTEL_2HS_Y_LPC_1 0x9d4b /* 200 Series LPC */
+#define PCI_PRODUCT_INTEL_2HS_U_LPC_1 0x9d4e /* 200 Series LPC */
+#define PCI_PRODUCT_INTEL_2HS_U_LPC_2 0x9d50 /* 200 Series LPC */
+#define PCI_PRODUCT_INTEL_2HS_U_LPC_3 0x9d53 /* 200 Series LPC */
+#define PCI_PRODUCT_INTEL_2HS_Y_LPC_2 0x9d56 /* 200 Series LPC */
+#define PCI_PRODUCT_INTEL_2HS_U_LPC_4 0x9d58 /* 200 Series LPC */
#define PCI_PRODUCT_INTEL_100SERIES_LP_I2C_0 0x9d60 /* 100 Series I2C 0 */
#define PCI_PRODUCT_INTEL_100SERIES_LP_I2C_1 0x9d61 /* 100 Series I2C 1 */
#define PCI_PRODUCT_INTEL_100SERIES_LP_I2C_2 0x9d62 /* 100 Series I2C 2 */
#define PCI_PRODUCT_INTEL_100SERIES_LP_I2C_3 0x9d63 /* 100 Series I2C 3 */
+#define PCI_PRODUCT_INTEL_100SERIES_LP_I2C_4 0x9d64 /* 100 Series I2C 4 */
+#define PCI_PRODUCT_INTEL_100SERIES_LP_I2C_5 0x9d65 /* 100 Series I2C 5 */
#define PCI_PRODUCT_INTEL_100SERIES_LP_UART_2 0x9d66 /* 100 Series UART 2 */
#define PCI_PRODUCT_INTEL_100SERIES_LP_HDA 0x9d70 /* 100 Series HD Audio */
+#define PCI_PRODUCT_INTEL_2HS_U_HDA 0x9d71 /* 200 Series HD Audio */
#define PCI_PRODUCT_INTEL_PINEVIEW_HB 0xa000 /* Pineview Host Bridge */
#define PCI_PRODUCT_INTEL_PINEVIEW_IGD 0xa001 /* Pineview Integrated Graphics Device */
#define PCI_PRODUCT_INTEL_PINEVIEW_IGD_1 0xa002 /* Pineview Integrated Graphics Device */
@@ -5050,7 +5123,9 @@
#define PCI_PRODUCT_INTEL_PINEVIEW_M_IGD 0xa011 /* Pineview Integrated Graphics Device */
#define PCI_PRODUCT_INTEL_PINEVIEW_M_IGD_1 0xa012 /* Pineview Integrated Graphics Device */
#define PCI_PRODUCT_INTEL_Z170_AHCI 0xa102 /* Z170 AHCI */
+#define PCI_PRODUCT_INTEL_100SERIES_AHCI_2 0xa103 /* HM170, QM170 AHCI */
#define PCI_PRODUCT_INTEL_Z170_3RD_AHCI 0xa106 /* Z170 3rd Party RAID */
+#define PCI_PRODUCT_INTEL_100SERIES_3RD_RAID 0xa107 /* HM170, QM170 3rd Party RAID */
#define PCI_PRODUCT_INTEL_100SERIES_PCIE_1 0xa110 /* 100 Series PCIE */
#define PCI_PRODUCT_INTEL_100SERIES_PCIE_2 0xa111 /* 100 Series PCIE */
#define PCI_PRODUCT_INTEL_100SERIES_PCIE_3 0xa112 /* 100 Series PCIE */
@@ -5086,9 +5161,20 @@
#define PCI_PRODUCT_INTEL_100SERIES_IDE_R 0xa13c /* 100 Series IDE-R */
#define PCI_PRODUCT_INTEL_100SERIES_KT 0xa13d /* 100 Series KT */
#define PCI_PRODUCT_INTEL_100SERIES_MEI_3 0xa13e /* 100 Series MEI 3 */
+#define PCI_PRODUCT_INTEL_H110_LPC 0xa143 /* H110 LPC */
#define PCI_PRODUCT_INTEL_H170_LPC 0xa144 /* H170 LPC */
#define PCI_PRODUCT_INTEL_Z170_LPC 0xa145 /* Z170 LPC */
#define PCI_PRODUCT_INTEL_Q170_LPC 0xa146 /* Q170 LPC */
+#define PCI_PRODUCT_INTEL_Q150_LPC 0xa147 /* Q150 LPC */
+#define PCI_PRODUCT_INTEL_B150_LPC 0xa148 /* B150 LPC */
+#define PCI_PRODUCT_INTEL_C236_LPC 0xa149 /* C236 LPC */
+#define PCI_PRODUCT_INTEL_C232_LPC 0xa14a /* C232 LPC */
+#define PCI_PRODUCT_INTEL_QM170_LPC 0xa14d /* QM170 LPC */
+#define PCI_PRODUCT_INTEL_HM170_LPC 0xa14e /* HM170 LPC */
+#define PCI_PRODUCT_INTEL_CM236_LPC 0xa150 /* CM236 LPC */
+#define PCI_PRODUCT_INTEL_HM175_LPC 0xa152 /* HM175 LPC */
+#define PCI_PRODUCT_INTEL_QM175_LPC 0xa153 /* QM175 LPC */
+#define PCI_PRODUCT_INTEL_CM238_LPC 0xa154 /* CM238 LPC */
#define PCI_PRODUCT_INTEL_100SERIES_I2C_0 0xa160 /* 100 Series I2C 0 */
#define PCI_PRODUCT_INTEL_100SERIES_I2C_1 0xa161 /* 100 Series I2C 1 */
#define PCI_PRODUCT_INTEL_100SERIES_I2C_2 0xa162 /* 100 Series I2C 2 */
@@ -5099,106 +5185,108 @@
#define PCI_PRODUCT_INTEL_100SERIES_PCIE_19 0xa169 /* 100 Series PCIE */
#define PCI_PRODUCT_INTEL_100SERIES_PCIE_20 0xa16a /* 100 Series PCIE */
#define PCI_PRODUCT_INTEL_100SERIES_HDA 0xa170 /* 100 Series HD Audio */
-#define PCI_PRODUCT_INTEL_C620_AHCI 0xa182 /* AHCI */
-#define PCI_PRODUCT_INTEL_C620_3RD_RAID 0xa186 /* 3rd Party RAID */
-#define PCI_PRODUCT_INTEL_C620_PCIE_0 0xa190 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_1 0xa191 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_2 0xa192 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_3 0xa193 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_4 0xa194 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_5 0xa195 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_6 0xa196 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_7 0xa197 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_8 0xa198 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_9 0xa199 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_10 0xa19a /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_11 0xa19b /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_12 0xa19c /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_13 0xa19d /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_14 0xa19e /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_15 0xa19f /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_P2SB 0xa1a0 /* P2SB */
-#define PCI_PRODUCT_INTEL_C620_PMC 0xa1a1 /* PMC */
-#define PCI_PRODUCT_INTEL_C620_SMB 0xa1a3 /* SMBus */
-#define PCI_PRODUCT_INTEL_C620_SPI 0xa1a4 /* SPI */
-#define PCI_PRODUCT_INTEL_C620_TRACE 0xa1a6 /* Trace Hub */
-#define PCI_PRODUCT_INTEL_C620_XHCI 0xa1af /* xHCI */
-#define PCI_PRODUCT_INTEL_C620_THERM 0xa1b1 /* Thermal Subsystem */
-#define PCI_PRODUCT_INTEL_C620_ME_HCI_1 0xa1ba /* ME HCI */
-#define PCI_PRODUCT_INTEL_C620_ME_HCI_2 0xa1bb /* ME HCI */
-#define PCI_PRODUCT_INTEL_C620_ME_IDER 0xa1bc /* ME IDER */
-#define PCI_PRODUCT_INTEL_C620_ME_KT 0xa1bd /* ME KT */
-#define PCI_PRODUCT_INTEL_C620_ME_HCI_3 0xa1be /* ME HECI */
-#define PCI_PRODUCT_INTEL_C620_LPC_1 0xa1c1 /* LPC or eSPI */
-#define PCI_PRODUCT_INTEL_C620_LPC_2 0xa1c2 /* LPC or eSPI */
-#define PCI_PRODUCT_INTEL_C620_LPC_3 0xa1c3 /* LPC or eSPI */
-#define PCI_PRODUCT_INTEL_C620_LPC_4 0xa1c4 /* LPC or eSPI */
-#define PCI_PRODUCT_INTEL_C620_LPC_5 0xa1c5 /* LPC or eSPI */
-#define PCI_PRODUCT_INTEL_C620_LPC_6 0xa1c6 /* LPC or eSPI */
-#define PCI_PRODUCT_INTEL_C620_LPC_7 0xa1c7 /* LPC or eSPI */
-#define PCI_PRODUCT_INTEL_C620_SSATA_AHCI 0xa1d2 /* sSATA AHCI */
-#define PCI_PRODUCT_INTEL_C620_SSATA_RAID 0xa1d6 /* sSATA 3rd Party RAID */
-#define PCI_PRODUCT_INTEL_C620_PCIE_16 0xa1e7 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_17 0xa1e8 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_18 0xa1e9 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_19 0xa1ea /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_MROM_0 0xa1ec /* MROM */
-#define PCI_PRODUCT_INTEL_C620_MROM_1 0xa1ed /* MROM */
-#define PCI_PRODUCT_INTEL_C620_HDA 0xa1f0 /* HD Audio */
-#define PCI_PRODUCT_INTEL_C620_IE_HECI_1 0xa1f8 /* IE HECI */
-#define PCI_PRODUCT_INTEL_C620_IE_HECI_2 0xa1f9 /* IE HECI */
-#define PCI_PRODUCT_INTEL_C620_IE_IDER 0xa1fa /* IE IDER */
-#define PCI_PRODUCT_INTEL_C620_IE_KT 0xa1fb /* IE KT */
-#define PCI_PRODUCT_INTEL_C620_IE_HECI_3 0xa1fc /* IE HECI */
-#define PCI_PRODUCT_INTEL_C620_AHCI_S 0xa202 /* AHCI */
-#define PCI_PRODUCT_INTEL_C620_3RD_RAID_S 0xa206 /* 3rd Party RAID */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_0 0xa210 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_1 0xa211 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_2 0xa212 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_3 0xa213 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_4 0xa214 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_5 0xa215 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_6 0xa216 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_7 0xa217 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_8 0xa218 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_9 0xa219 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_10 0xa21a /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_11 0xa21b /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_12 0xa21c /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_13 0xa21d /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_14 0xa21e /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_15 0xa21f /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_P2SB_S 0xa220 /* P2SB */
-#define PCI_PRODUCT_INTEL_C620_PMC_S 0xa221 /* PMC */
-#define PCI_PRODUCT_INTEL_C620_SMB_S 0xa223 /* SMBus */
-#define PCI_PRODUCT_INTEL_C620_SPI_S 0xa224 /* SPI */
-#define PCI_PRODUCT_INTEL_C620_TRACE_S 0xa226 /* Trace Hub */
-#define PCI_PRODUCT_INTEL_C620_XHCI_S 0xa22f /* xHCI */
-#define PCI_PRODUCT_INTEL_C620_THERM_S 0xa231 /* Thermal Subsystem */
-#define PCI_PRODUCT_INTEL_C620_ME_HCI_S_1 0xa23a /* ME HCI */
-#define PCI_PRODUCT_INTEL_C620_ME_HCI_S_2 0xa23b /* ME HCI */
-#define PCI_PRODUCT_INTEL_C620_ME_IDER_S 0xa23c /* ME IDER */
-#define PCI_PRODUCT_INTEL_C620_ME_KT_S 0xa23d /* ME KT */
-#define PCI_PRODUCT_INTEL_C620_ME_HCI_S_3 0xa23e /* ME HECI */
-#define PCI_PRODUCT_INTEL_C620_LPC_S_1 0xa242 /* LPC or eSPI */
-#define PCI_PRODUCT_INTEL_C620_LPC_S_2 0xa243 /* LPC or eSPI */
-#define PCI_PRODUCT_INTEL_C620_LPC_S_3 0xa244 /* LPC or eSPI */
-#define PCI_PRODUCT_INTEL_C620_LPC_S_4 0xa245 /* LPC or eSPI */
-#define PCI_PRODUCT_INTEL_C620_LPC_S_5 0xa246 /* LPC or eSPI */
-#define PCI_PRODUCT_INTEL_C620_SSATA_AHCI_S 0xa252 /* sSATA AHCI */
-#define PCI_PRODUCT_INTEL_C620_SSATA_RAID_S 0xa256 /* sSATA 3rd Party RAID */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_16 0xa267 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_17 0xa268 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_18 0xa269 /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_PCIE_S_19 0xa26a /* PCIe Root Port */
-#define PCI_PRODUCT_INTEL_C620_MROM_S_0 0xa26c /* MROM */
-#define PCI_PRODUCT_INTEL_C620_MROM_S_1 0xa26d /* MROM */
-#define PCI_PRODUCT_INTEL_C620_HDA_S 0xa270 /* HD Audio */
-#define PCI_PRODUCT_INTEL_C620_IE_HECI_S_1 0xa278 /* IE HECI */
-#define PCI_PRODUCT_INTEL_C620_IE_HECI_S_2 0xa279 /* IE HECI */
Home |
Main Index |
Thread Index |
Old Index